

SPECIFICATIONS AND FEATURES

**DATASHEET** 

WWW.UNICORECOMM.COM

## UFirebird-UC6226NIS (E310E2)

**GNSS** Positioning Chip

Copyright© 2009-2023, Unicore Communications, Inc.

Data subject to change without notice.



## **Revision History**

| Version | Revision History | Date      |
|---------|------------------|-----------|
| R1.0    | First release    | Feb. 2023 |

### Legal right notice

This manual provides information and details on the products of Unicore Communication, Inc. ("Unicore") referred to herein.

All rights, title and interest to this document and the information such as data, designs, layouts contained in this manual are fully reserved, including but not limited to the copyrights, patents, trademarks and other proprietary rights as relevant governing laws may grant, and such rights may evolve and be approved, registered or granted from the whole information aforesaid or any part(s) of it or any combination of those parts.

Unicore holds the trademarks of "和芯星通", "UNICORECOMM" and other trade name, trademark, icon, logo, brand name and/or service mark of Unicore products or their product serial referred to in this manual (collectively "Unicore Trademarks").

This manual or any part of it, shall not be deemed as, either expressly, implied, by estoppel or any other form, the granting or transferring of Unicore rights and/or interests (including but not limited to the aforementioned trademark rights), in whole or in part.

### Disclaimer

The information contained in this manual is provided "as is" and is believed to be true and correct at the time of its publication or revision. This manual does not represent, and in any case, shall not be construed as a commitments or warranty on the part of Unicore with respect to the fitness for a particular purpose/use, the accuracy, reliability and correctness of the information contained herein.

Information, such as product specifications, descriptions, features and user guide in this manual, are subject to change by Unicore at any time without prior notice, which may not be completely consistent with such information of the specific product you purchase.



Should you purchase our product and encounter any inconsistency, please contact us or our local authorized distributor for the most up-to-date version of this manual along with any addenda or corrigenda.



## **Foreword**

This datasheet offers you information in the features of the hardware, installation, specification and use of UNICORECOMM UC6226NIS-E310E2 chip (hereinafter referred to as UC6226NIS-E2).

### Readers it applies to

This datasheet is applied to technicians who know GNSS receivers to some extent but not to the general readers.



## **Contents**

| 1. | Fund | Functional Characteristics 1    |    |  |  |  |  |  |
|----|------|---------------------------------|----|--|--|--|--|--|
|    | 1.1. | Overview                        | 1  |  |  |  |  |  |
|    | 1.2. | Features                        | 2  |  |  |  |  |  |
|    | 1.3. | Performance Specifications      |    |  |  |  |  |  |
|    | 1.4. | System Block Diagram3           |    |  |  |  |  |  |
|    | 1.5. | Satellite Navigation Systems    | 3  |  |  |  |  |  |
|    |      | 1.5.1. GPS                      | 4  |  |  |  |  |  |
|    |      | 1.5.2. GLONASS                  | 4  |  |  |  |  |  |
|    |      | 1.5.3. BDS                      | 4  |  |  |  |  |  |
|    |      | 1.5.4. Galileo                  | 4  |  |  |  |  |  |
|    | 1.6. | Protocols and Interfaces        | 4  |  |  |  |  |  |
|    |      | 1.6.1. Terms and Abbreviations  | 4  |  |  |  |  |  |
| 2. | RF S | Subsystem                       | 6  |  |  |  |  |  |
|    | 2.1. | LNA                             | 6  |  |  |  |  |  |
|    | 2.2. | Gain Block                      |    |  |  |  |  |  |
|    | 2.3. | Mixer                           | 6  |  |  |  |  |  |
|    | 2.4. | I/Q Low-Pass Filter (LPF)       | 7  |  |  |  |  |  |
|    | 2.5. | PGA                             | 7  |  |  |  |  |  |
|    | 2.6. | ADC                             | 7  |  |  |  |  |  |
| 3. | Base | eband Subsystem                 | 8  |  |  |  |  |  |
|    | 3.1. | Interfaces                      | 8  |  |  |  |  |  |
|    |      | 3.1.1. UART                     | 8  |  |  |  |  |  |
|    |      | 3.1.2. SPI                      | 8  |  |  |  |  |  |
|    | 3.2. | PIO                             | 8  |  |  |  |  |  |
|    | 3.3. | Watchdog                        | 10 |  |  |  |  |  |
|    | 3.4. | Timer Counter                   | 10 |  |  |  |  |  |
|    | 3.5. | Clock                           | 10 |  |  |  |  |  |
|    |      | 3.5.1. TCXO                     | 10 |  |  |  |  |  |
|    |      | 3.5.2. PLL                      | 11 |  |  |  |  |  |
|    |      | 3.5.3. RTC                      | 11 |  |  |  |  |  |
|    |      | 3.5.4. Clock Source Combination | 11 |  |  |  |  |  |



|     | 3.6.                      | Power Management Unit (PMU)                       | 12 |  |  |  |
|-----|---------------------------|---------------------------------------------------|----|--|--|--|
|     |                           | 3.6.1. DC/DC Bypass Mode                          | 14 |  |  |  |
| 4.  | Oper                      | Operating Modes                                   |    |  |  |  |
|     | 4.1.                      | Continuous Tracking Mode                          | 15 |  |  |  |
|     | 4.2.                      | Sleep Mode                                        | 15 |  |  |  |
| 5.  | Syste                     | em Configuration                                  | 16 |  |  |  |
|     | 5.1.                      | Configure the Communication Interface             | 16 |  |  |  |
|     | 5.2.                      | Configuration Pins                                | 16 |  |  |  |
|     | 5.3.                      | System Reset                                      | 16 |  |  |  |
|     | 5.4.                      | Power on Sequence                                 | 17 |  |  |  |
|     |                           | 5.4.1. Power-on and Sequence of DC/DC Bypass Mode | 18 |  |  |  |
|     |                           | 5.4.2. Power on Sequence for Backup Region        | 19 |  |  |  |
| 6.  | Pin D                     | Definitions                                       | 20 |  |  |  |
|     | 6.1.                      | Pin Distribution                                  | 20 |  |  |  |
|     | 6.2.                      | Pin Description                                   | 21 |  |  |  |
| 7.  | Electrical Specifications |                                                   |    |  |  |  |
|     | 7.1.                      | Maximum Absolute Rating                           | 23 |  |  |  |
|     | 7.2.                      | Working Conditions                                | 24 |  |  |  |
|     |                           | 7.2.1. DC Electrical Characteristics              | 25 |  |  |  |
|     |                           | 7.2.2. Analog Parameters                          | 26 |  |  |  |
|     |                           | 7.2.3. RF Parameters                              | 26 |  |  |  |
|     |                           | 7.2.4. Current Consumption                        | 27 |  |  |  |
|     | 7.3.                      | Reference Power Requirements                      | 27 |  |  |  |
| 8.  | Mecl                      | hanical Specifications                            | 29 |  |  |  |
| 9.  | Relia                     | bility Test and Certificate                       | 30 |  |  |  |
|     | 9.1.                      | Reliability Test                                  | 30 |  |  |  |
|     | 9.2.                      | Certificate                                       | 30 |  |  |  |
| 10. | Reflo                     | ow Soldering                                      |    |  |  |  |
| 11. | Prod                      | uct Appearance and Packaging                      | 32 |  |  |  |
|     | 11.1.                     | Appearance                                        | 32 |  |  |  |
|     | 11.2.                     | Label                                             | 32 |  |  |  |



|     | 11.3. Packaging  | 33 |
|-----|------------------|----|
| 12. | Ordering Codes 3 | 34 |

Chapter

## 1. Functional Characteristics

### 1.1. Overview



Figure 1-1 UFirebird UC6226NIS-E2 Chip

UNICORECOMM UFirebird<sup>™</sup> (UC6226NIS-E2) is designed with 28nm process and efficient PMU, features low power consumption and ultimate compact size, which significantly increase the battery life of user equipment.

UC6226NIS-E2 is suitable for global applications, supports GPS, GLONASS, BDS, Galileo and multi-system positioning, as well as supports a variety of SBAS signal reception processing, thus providing users with fast and accurate high-performance positioning experience.

UC6226NIS-E2 can connect with the gyroscope, accelerometer, and other sensors to realize fusion positioning. With the accurate scenes and pattern recognition, in the harsh signal environment, UC6226NIS-E2 can still ensure fast and accurate positioning effect, and significantly reduce the average operating power consumption, substantially increase the standby time of devices, such as mobile phones, wearing devices and Internet of Things devices.

What's more, UC6226NIS-E2 has adopted the high integration design, and the chip has provided built-in DC/DC, LDO, LNA and RTC, etc. With the simple peripheral devices, it can achieve a complete GNSS receiver function, which can significantly reduce the PCB area and save hardware costs for users.

UC6226NIS-E2 QFN40 package is compatible with mainstream package.

### 1.2. Features

UC6226NIS-E2 has the following features:

- Positioning engine features
  - > 64-channel simultaneous tracking;
  - > Less than 1 second hot start time;
  - > -147 dBm cold start sensitivity, -160 dBm tracking sensitivity;
  - > Up to 5Hz data update rate
- Supports GPS, BDS, GLONASS and Galileo
- Supports 26MHz TCXO;
- Supports external 32.768kHz crystal;
- Built-in DC/DC and power management unit;
- Supports ROM built-in firmware and Flash expansion firmware
- Industrial grade<sup>1</sup> 5.0mm x 5.0mm QFN40 package, 0.4mm pitch

## 1.3. Performance Specifications

GNSS performance of the UC6226NIS-E2 chip is as follows:

Table 1-1 UC6226NIS-E2 GNSS Performance

| Item                     | Description        |
|--------------------------|--------------------|
| Positioning accuracy     |                    |
| Single point positioning | <2.0m <sup>2</sup> |
| Velocity accuracy        | 0.1m/s             |
| Sensitivity <sup>3</sup> |                    |
|                          | GNSS               |
| Cold Start <sup>4</sup>  | -147dBm            |
| Tracking                 | -160dBm            |

<sup>&</sup>lt;sup>1</sup> Only supports -30°C~+85°C.

 $^{3}\,$  The sensitivity index needs C/N0 attain 41dB when the signal strength is -130dBm

<sup>&</sup>lt;sup>2</sup> CEP. 50%

<sup>&</sup>lt;sup>4</sup> Externally matches LNA to ensure superior performance

| Hot start         | -154dBm          |
|-------------------|------------------|
| Reacquisition     | -158dBm          |
| TTFF <sup>5</sup> |                  |
| Cold start        | <28s             |
| AGNSS             | <4s <sup>6</sup> |
| Hot start         | <1s              |
| Reacquisition     | <1s              |
| -                 |                  |

## 1.4. System Block Diagram



Figure 1-2 UC6226NIS-E2 chip block diagram

## 1.5. Satellite Navigation Systems

UC6226NIS-E2 supports multiple GNSS systems, including GPS, BDS, GLONASS and Galileo. RF uses a broadband design that simultaneously receives and processes satellite signals

<sup>&</sup>lt;sup>5</sup> Satellite signal strength is up to -130dBm

<sup>&</sup>lt;sup>6</sup> Prompt injection of assisted ephemeris

from multiple satellite systems, including GPS L1, BDS B1, GLONASS L1 and Galileo E1, which can receive or process two or three of them in parallel.

### 1.5.1. GPS

UC6226NIS-E2 can receive and track GPS L1 signal at 1575.42 MHz.

### 1.5.2. GLONASS

UC6226NIS-E2 can receive and track GLONASS L1 signal, the signal frequency is 1602 MHz + k \* 562.5 kHz,  $k = -7 \sim +6$ . Users can design GLONASS receivers in compliance with regulatory requirements.

### 1.5.3. BDS

UC6226NIS-E2 can receive and track the BDS satellite navigation system's 1561.098 MHz B1 signal. It can combine with GPS to receive and track the BDS B1 satellite signal, increase the coverage, improve reliability and improve accuracy.

### 1.5.4. Galileo

UC6226NIS-E2 can simultaneously receive and track GPS and Galileo signals, as well as enhance accuracy and coverage.

### 1.6. Protocols and Interfaces

UC6226NIS-E2 data protocol complies with "Unicore Protocol" specification. By default, the chip communicates with host device via UART. For the technical parameters of the various protocols, supported communication interfaces and firmware versions, please refer to the *Unicore Protocol* documentation.

### 1.6.1. Terms and Abbreviations

The following table lists the terms and abbreviations involved or used in this document:

Table 1-2 List of terms and abbreviations

| Abbreviations | Complete Description or Name |
|---------------|------------------------------|
| A/D           | Analog/Digital               |
| ADC           | Analog Digital Convertor     |
| AGC           | Automatic Gain Control       |

### UC6226NIS-E310E2 DATASHEET

| Abbreviations | Complete Description or Name              |  |
|---------------|-------------------------------------------|--|
| AGNSS         | Assisted GNSS                             |  |
| ВВ            | Baseband                                  |  |
| СР            | Chip Probing                              |  |
| DC/DC         | Direct Current to Direct Current          |  |
| DGNSS         | Differential GNSS                         |  |
| FT            | Final Test                                |  |
| Galileo       | Galileo Navigation Satellite System       |  |
| GLONASS       | Global Navigation Satellite System        |  |
| GNSS          | Global Navigation Satellite System        |  |
| GPS           | Global Positioning System                 |  |
| LDO           | Low DropOut regulator                     |  |
| LNA           | Low Noise Amplifier                       |  |
| PDR           | Pedestrian Dead Reckoning                 |  |
| PGA           | Programmable Gain Amplifier               |  |
| PIO           | Programming Input/Output                  |  |
| PLL           | Phase Locked Loop                         |  |
| PMU           | Power Management Unit                     |  |
| POR           | Power On Reset                            |  |
| RAM           | Random Access Memory                      |  |
| RF            | Radio Frequency                           |  |
| RTC           | Real-Time Clock                           |  |
| SBAS          | Satellite-Based Augmentation System       |  |
| SAW           | Surface Acoustic Wave                     |  |
| SPI           | Serial Peripheral Interface               |  |
| SQI           | Serial Quad I/O                           |  |
| тсхо          | Temperature Compensate Crystal Oscillator |  |

# Chapter

## 2. RF Subsystem

RF subsystem adopts wideband design. The input signal is centered at about 1575MHz with a 100 MHz band width. The received GNSS signals are amplified by a Low Noise Amplifier (LNA), and then fed to a gain block, which offers further amplification, thus reducing the noise figure requirements for the mixer. The gain block also provides a single-ended to differential conversion.

After the complex down-conversion, the multi-GNSS signals are split up into I and Q channels. Afterwards both channels are I/Q low-pass filtered and amplified by separate Programmable Gain Amplifiers (PGA). The amplified I and Q signals will do the A/D conversion to get 6-bits I/Q digital signals that are then sent to baseband section, where signal processing and final image rejection take place.

### 2.1. LNA

The low noise amplifier (LNA) makes use of a single stage configuration and requires external matching to function satisfactorily. For improved performance, an external LNA should be added, of which the gain range is recommended to be within 17dB~45dB.

Moreover, it is necessary to use an external SAW filter to suppress out-of-band interference.

### 2.2. Gain Block

A single stage differential amplifier follows the LNA providing further amplification and conversion from single-ended to differential signaling.

### 2.3. Mixer

UC6226NIS-E2 uses the active I/Q mixer to first convert the multi-GNSS signals to an intermediate frequency. At this stage the signals are split into two similar IF channels. Both channels are further amplified and converted into different GNSS signal band.

## 2.4. I/Q Low-Pass Filter (LPF)

The low-pass filter removes any high-frequency from the desired signal. For single GNSS system signal reception, their cut-off frequency and band width are adjusted lower to reduce power consumption.

### 2.5. PGA

The programmable gain amplifiers (PGA) are used to provide the ADCs with appropriate input IF signals. The PGA gain is automatically looped and adjusted based on the ADC output signal values, providing an automatic gain control (AGC) for the receiver.

PGA gain can be configured as a fixed value via GPIO to improve system's robustness, which is suitable for applications that integrate with mobile communication functions.

### 2.6. ADC

Two 6-bit ADCs are used for A/D conversion in the chip. I and Q-branch ADCs output 6-bit signals respectively, which then enter into baseband subsystem for processing.



## 3. Baseband Subsystem

## 3.1. Interfaces

The digital I/O of the baseband section is powered by VDD\_IO, and the VDD\_IO level is the same as applied logic voltage level. Without supplying VDD\_IO, the chip will not work.

As the chip's selected digital IO does not support anti-current backflush function, IO interface should not be supplied power separately in the case of power down in the actual application. Please see the note in 3.2 for details.

### 3.1.1. UART

UC6226NIS-E2 makes use of two UART interfaces, UART1 and UART2, which can be used for communication with a host. Both of them support configurable baud rates up to 921600bps.

By default, PIO6/PIO7 corresponds with UART1, which is the main UART port in standard firmware version. The communication interface of the chip can be mapped to a different PIO interface via D\_SEL. PIO6/PIO7 can also be used as an SPI, at which point UART1 will be mapped to PIO15/PIO16. Refer to the note in 3.2 for D\_SEL usage and corresponding communication interface mapping.

UART2 can use PIO17/PIO18, or PIO10/PIO12, or PIO2/PIO3. By default, UART2 will use PIO17/PIO18 in the standard firmware. UART2 is mainly used for transmitting or debugging auxiliary information.

### 3.1.2. SPI

SPI is reserved and is not supported currently.

### 3.2. PIO

The PIO module may be configured as a GPIO or as the aforementioned communication interface. The following table describes all PIO functions.

### UC6226NIS-E310E2 DATASHEET

Table 3-1 PIO functions

| PIO# | Default Function | I/O | Description                                                                  | Alternate Function    |
|------|------------------|-----|------------------------------------------------------------------------------|-----------------------|
| 0    | GPI0             | I/O | NC                                                                           |                       |
| 1    | GPI0             | I/O | NC                                                                           |                       |
| 2    | GPI0             | I/O | NC                                                                           | TIMEPULSE, UART2 TX   |
| 3    | GPIO             | I/O | NC                                                                           | TIMEPULSE, UART2 RX   |
| 4    | GPIO             | I/O | NC                                                                           |                       |
| 5    | GPIO             | I/O | NC                                                                           |                       |
| 6    | TX1              | 0   | UART1 TX (if D_SEL is high at startup)                                       | GPIO                  |
| 7    | RX1              | I   | UART1 RX (if D_SEL is high at startup)                                       | GPIO                  |
| 8    | GPIO             | 1/0 | NC                                                                           | SCL                   |
| 9    | GPIO             | I/O | NC                                                                           | SDA                   |
| 10   | D_SEL            | I   | Communication interface selection pin.  This pin forces a pull up by default |                       |
| 11   | TIMEPULSE        | 0   | 1PPS output                                                                  | EVENT                 |
| 12   | BOOT_MODE        | I   | Bootstrap mode selection pin.  This pin forces a pull up by default          | UART1 TX,<br>UART2 TX |
| 13   | GPIO             | I   | No function by default                                                       | EVENT, UART1 CTS, SCL |
| 14   | No function      | I   | Can be configured as antenna detection input                                 | EVENT, ANT_DET        |
| 15   | ANT_OK           | I   | Antenna status detection input                                               | ANT_SHORT             |

| PIO# | Default Function | I/O | Description                                                                        | Alternate Function |
|------|------------------|-----|------------------------------------------------------------------------------------|--------------------|
| 16   | ANT_OFF          | 0   | Antenna power supply control output and output state is related to the PIO15 state | SPD_PULSE          |
| 17   | UART2 RX         | I   | UART2 RX                                                                           | SCL                |
| 18   | UART2 TX         | 0   | UART2 TX                                                                           | UART2 TX<br>SDA    |

As the digital IO selected by UC6226NIS-E2 does not support anti-current backflush function, please pay attention to the following points in development and application:

1) When VDD\_IO and V\_DCDC\_IN/V\_CORE use the same power supply: users should pay attention to the signal state of host port that communicates with UART and functional ports connected with UC6226NIS-E2 when power down. If host computer wants to control the chip power down, users should first set the ports that connect with the chip to high impedance state so as to prevent the chip from consuming host computer's power or failing to start up.

2) In case VDD\_IO and V\_DCDC\_IN/V\_CORE do not use the same power supply, users can cut off V\_DCDC\_IN/V\_CORE power supply to achieve the purpose of chip power-down.

### 3.3. Watchdog

UC6226NIS-E2 includes a watchdog timer, which prevents system-lockups caused when the software gets trapped in a deadlock. During normal operation, the firmware resets the watchdog's internal counter at regular intervals before timer overflow occurs.

### 3.4. Timer Counter

The timer counter has one TIMEMARK input and one TIMEPULSE output. TIMEMARK can be input via PIO11, PIO13 or PIO14, but only be input through one of the PIOs. TIMEMARK inputs (routed through EXTINTO and EXTINT1) is timestamp events relative to GPS time.

TIMEPULSE can be output via PIO2, PIO3 or PIO11, but only one TIMEPULSE can be output at one time. TIMEPULSE outputs generate pulse sequence synchronized with GPS or UTC time grid, time intervals can be configured over a wide frequency range.

### 3.5. Clock

### 3.5.1. TCXO

The chip requires an external 26MHz clock, which can be provided by TCXO, providing reference frequency for RF and baseband PLLs.

### 3.5.2. PLL

The fully integrated, low-power PLL generates the system clock from the 26MHz reference frequencies supplied by TCXO.

### 3.5.3. RTC

The RTC is driven internally by a 32.768 kHz oscillator, which makes use of an external 32.768 kHz crystal.

If the main supply voltage and IO power supply fail and a backup battery is connected to V\_BCKP, the baseband, RF, CPU will switch off, but the RTC still runs providing a timing reference for the receiver. This operating mode is called RTC puncturing mode. Under the RTC puncturing mode, the relevant data are still saved in the Retention RAM.

The RTC puncturing mode is required for GNSS hot start function. If RTC is abnormal, it will affect the performance of hot start.

If Retention RAM and RTC are not used, UC6226NIS-E2 does not require a backup battery, and V\_BCKP has to be connected to VDD\_IO.

The standard firmware supports 32.768 kHz by default. And the chip also supports external digital clock signal of 32.768 kHz directly input into the RTC\_I pin to replace the crystal. When the external digital clock signal is used to input RTC\_I, please note that its signal amplitude should be within 0.9V~1.05V, otherwise it may cause damage to the components of the chip.

### 3.5.4. Clock Source Combination

Table 3-2 clock source combination

| Main clock input                               | RTC clock input                                                | Description                                                                                  |
|------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| 26MHz TCXO provides clock connection to XTAL_I | 32.768kHz crystal provides clock connection to RTC_I and RTC_O | Normal use  V_BCKP must be provided by battery to keep RTC running                           |
| 26MHz TCXO provides clock connection to XTAL_I | 32.768kHz external digital signal to RTC_I                     | Normal use  V_BCKP must be provided by battery to keep RTC running                           |
| 26MHz TCXO provides clock connection to XTAL_I | No clock input                                                 | If you do not use the RTC, then connect RTC_O to ground and leave RTC_I floating. Under this |

| Main clock input | RTC clock input | Description               |
|------------------|-----------------|---------------------------|
|                  |                 | condition, GNSS hot-start |
|                  |                 | function is disabled.     |

For the application of the above clock source combination, the following should be noted in the design:

- When using 26MHz TCXO, the TCXO can be powered by LDO\_X, while it is highly recommended to use an external low-noise LDO.
- When 32.768kHz external digital signal is used as the RTC clock, its waveform amplitude must be attenuated to 0.9V<sub>p-p</sub>~1.05V<sub>p-p</sub>, with its maximum not higher than 1.05V and the minimum not lower than -0.2V. The clock drift should between ±0.6Hz, 20ppm.

## 3.6. Power Management Unit (PMU)



Figure 3-1 Power Management Unit (PMU)

The PMU provides four power domains that are internally generated by LDOs and supervised by several voltage monitors:

#### Core

The core domain is the main power domain for the RF and logic inside the chip. Two subsequent LDOs (LDO\_C and LDO\_RF) convert V\_CORE source to respective voltages, which must be decoupled through LDO\_C\_OUT and LDO\_RF\_OUT pins respectively. The LDO\_C drives the digital logic parts, and the LDO\_RF drives the RF and analog circuits.

LDO\_RF\_OUT does not directly connect or drive RF circuits on-chip. Instead, users should connect it to the VDD\_LNA and VDD\_ANA on PCB to feed the supply into the on-chip RF circuits. It is recommended to use noise-resistant connections to improve RF performance, such as using magnetic beads.

The power supply of UC6226NIS-E2 adopts DC/DC bypass mode, and the allowable input voltage range of V\_CORE is from 1.2V to 1.98V.

#### ▶ 10

The IO power domain is powered by VDD\_IO, including chip IO devices, on-chip Flash, ADC converters and eFuse. The supply voltage of VDD\_IO is 1.8V centered (1.77V-1.88V). Except IO pads, the other devices are powered by a dedicated LDO\_F to ensure 1.8V supply voltage for on-chip flash, ADC and eFuse. The LDO\_F must be connected with a decoupling capacitor through LDO\_F\_OUT pin.

#### Backup

The backup domain runs the RTC section and the Retention RAM. This domain uses the voltage sources of VDD\_IO and V\_BCKP. In case VDD\_IO voltage is inside the normal range, it uses VDD\_IO, otherwise use V\_BCKP. The allowed voltage range of V\_BCKP is 1.65V~3.6V.

#### ➤ TCXO

If using 26MHz TCXO and TCXO is powered by LDO\_X, LDO\_X\_OUT should be connected to the power pin of TCXO and decoupling capacitance. And user can also choose an external power source other than LDO\_X to make TCXO work. Note that if TCXO used as the main clock source, and the clock source is used to drive RTC, do not design the hardware backup function, V\_BCKP can't provide the working current required by TCXO.

## 3.6.1. DC/DC Bypass Mode

The power supply of UC6226NIS-E2 adopts DC/DC bypass mode to ensure high performance. In this mode, both of V\_DCDC\_IN and V\_DCDC\_OUT should be connected to V\_CORE. The allowable input voltage range for V\_DCDC\_IN/V\_CORE is from 1.2V to 1.98V. The UC6226 chip will be damaged if power supply exceeds the maximum allowable voltage range.

For all power supply, the voltage ripple should not exceed 50mV.

## Chapter

## 4. Operating Modes

## 4.1. Continuous Tracking Mode

Under the full-speed operation mode, the chip's hardware tracking channel will uninterruptedly process satellite signals, to ensure the accuracy of positioning, velocity, and TTFF through high-quality signal acquisition and tracking.

## 4.2. Sleep Mode

The chip is powered off except for the RTC time keeping unit and Backup RAM. Users can easily wake up according to actual needs. Under the sleep mode, the chip operates at very low power levels and can realize hot start quickly after waking up.

## 5. System Configuration

## 5.1. Configure the Communication Interface

The standard communication interface of UC6226NIS-E2 includes two UART serial ports.

## 5.2. Configuration Pins

There are two configuration pins: BOOT\_MODE (PIO12) and D\_SEL (PIO10). When the chip is powered on, the two pins should be pulled up.

### 5.3. System Reset

According to the power structure of the chip, there are two reset domains: the Core domain and the Backup domain. The Core domain contains all circuits clocked by 26MHz clock, and Backup domain contains RTC circuits and Retention RAM.

The main RESET controls the reset of the Core domain, and the main RESET domain has the following reset sources:

- POR\_IO is used to detect the IO voltage. When the IO voltage is lower than 1.7V (1.8V IO supply), the reset signal will be sent to the Core domain.
- POR\_DCDC is used to detect the DC/DC input voltage. In the DC/DC bypass mode, when the voltage is less than 1.2V, the reset signal will be sent to the Core domain;
- POR\_C is used to detect the core voltage. When the core voltage is less than 90% of the firmware preset voltage, the reset signal will be sent to the Core domain;
- POR\_RET is used to detect the voltage of the backup power domain. When the voltage of backup power domain is less than 0.6V, the reset signal will be sent to the Core domain:
- > RESET\_N is the reset pin of the chip, when its level is low, the reset signal will be sent to the Core domain;
- > The reset signal of the software system is controlled by the firmware;
- > Watchdog RESET.

If any of the above reset sources issues a Core domain reset signal, the Core domain will be reset.

The Backup RESET domain has the following reset sources:

- POR\_RET is used to detect the supply voltage of backup power domain;
- The RTC RESET signal is a soft reset which is controlled by the firmware.

If any of the above reset sources issues a backup domain reset signal, the backup domain will be reset.

## 5.4. Power on Sequence

The power supply of the chip bypasses the internal DC/DC converter. The RTC region and VDD\_IO region are independent of the main power supply, and the power-on sequences do not affect or depend on each other.

It should be noted that after the chip is powered on, a start-up time of more than 230ms must be guaranteed. If the power is cut off in less than 230ms, the chip may work abnormally and V\_BCKP may consume more power.

### 5.4.1. Power-on and Sequence of DC/DC Bypass Mode



Figure 5-1 Power-on and sequence of DC/DC bypass (Main Supply is 1.2V ~ 1.98V)

In the DC/DC bypass mode, connect the main supply to V\_DCDC\_IN, V\_DCDC\_OUT and V\_CORE pins, which is independent of VDD\_IO.

Please pay attention that the allowed input voltage of main supply in this mode is limited to 1.2V -1.98V. The supply voltage higher than 1.98V will cause permanent damage of UC6226NIS-E2 chip.

The power on time for main supply and the VDD\_IO should be shorter than 10ms and the power supply ramp should be monotonic. There is no sequence requirement for the main supply and the VDD\_IO. However, the missing of any of these two supplies will keep the chip in reset state.

When V\_BCKP continues to power, the status of the main supply or VDD\_IO does not affect the status of RTC region.

## 5.4.2. Power on Sequence for Backup Region

The Backup region is powered by the output of an internal power switch, which switches between the IO supply from VDD\_IO pin and the backup supply from V\_BCKP pin. In order to minimize the backup battery consumption, only when the VDD\_IO is powered off does the switch change to V\_BCKP supply.

If neither VDD\_IO nor V\_BCKP is powered, the backup region does not work. If any one of pins is supplied, the backup region will be reset and soon start to be functional.

## Chapter

## 6. Pin Definitions

## 6.1. Pin Distribution



Figure 6-1 QFN40 pin diagram

## 6.2. Pin Description

Table 6-1 Description of QFN40 Power Supply Pin

| Name       | Pin    | Power Domain | Description                      |
|------------|--------|--------------|----------------------------------|
| V_DCDC_IN  | 21     | DC/DC        | DC/DC input                      |
| V_DCDC_OUT | 22     | DC/DC        | DC/DC output                     |
| V_CORE     | 23     | Core         | Core supply                      |
| V_BCKP     | 6      | Backup       | Backup cell supply               |
| VDD_IO     | 7      | 10           | I/O, TCXO and Flash power supply |
| VDD_ANA    | 1      | Core/RF      | Power supply of analog section   |
| VDD_LNA    | 39     | Core/RF      | LNA power supply                 |
| LDO_RF_OUT | 38     | Core/RF      | RF power output                  |
| LDO_C_OUT  | 24     | Core/Logic   | Core power output                |
| LDO_X_OUT  | 2      | Clock        | TCXO/crystal power output        |
| LDO_F_OUT  | 5      | Flash        | Flash power output               |
| PADDLE     | paddle |              | Ground                           |

Table 6-2 Description of QFN40 Analog Pin

| Name    | Pin | Power Domain | Description                                         |
|---------|-----|--------------|-----------------------------------------------------|
| LNA_IN  | 40  | RF           | LNA input (LNA requires an external input matching) |
| XTAL_I  | 3   | Clock        | 26MHz TCXO clock input                              |
| RTC_I   | 12  | Backup       | 32.768kHz crystal or digital clock signal input     |
| RTC_O   | 11  | Backup       | 32.768kHz clock output                              |
| RESET_N | 17  | 10           | System reset                                        |
| NC      | /   | N/A          | NC, please keep float                               |

### UC6226NIS-E310E2 DATASHEET

Table 6-3 Description of QFN40 PIO Pin

| Name  | Pin | Power Domain | I/O Reset   | I/O Core off | Description |
|-------|-----|--------------|-------------|--------------|-------------|
| PIO0  | 25  | 10           | I/pull-up   | I/pull-up    | IO PIO0     |
| PIO1  | 28  | 10           | I/pull-up   | I/pull-up    | IO PIO1     |
| PIO2  | 27  | 10           | I/pull-up   | I/pull-up    | IO PIO2     |
| PIO3  | 30  | 10           | I/pull-up   | I/pull-up    | IO PIO3     |
| PIO4  | 26  | 10           | I/pull-up   | I/pull-up    | IO PIO4     |
| PI05  | 29  | 10           | I/pull-up   | I/pull-up    | IO PIO5     |
| PIO6  | 19  | 10           | O/pull-up   | I/pull-up    | IO PIO6     |
| PIO7  | 18  | 10           | I/pull-up   | I/pull-up    | IO PIO7     |
| PIO8  | 31  | 10           | I/pull-up   | I/pull-up    | IO PI08     |
| PIO9  | 32  | 10           | I/pull-up   | I/pull-up    | IO PIO9     |
| PI010 | 33  | 10           | I/pull-up   | I/pull-up    | IO PIO10 or |
|       |     |              |             |              | D_SEL       |
| PI011 | 35  | Ю            | I/pull-up   | I/pull-up    | IO PI011    |
| PIO12 | 34  | Ю            | I/pull-up   | I/pull-up    | IO PI012 or |
|       |     |              |             |              | BOOT_MODE   |
| PIO13 | 14  | Ю            | I/pull-down | I/pull-down  | IO PIO13    |
| PI014 | 13  | 10           | I/pull-down | I/pull-down  | IO PIO14    |
| PI015 | 36  | 10           | I/pull-up   | I/pull-up    | IO PIO15    |
| PI016 | 37  | 10           | I/pull-up   | I/pull-up    | IO PIO16    |
| PI017 | 8   | 10           | I/pull-up   | I/pull-up    | IO PI017    |
| PI018 | 10  | 10           | I/pull-up   | I/pull-up    | IO PIO18    |

Chapter

## 7. Electrical Specifications

## 7.1. Maximum Absolute Rating

Table 7-1 Maximum absolute rating

| Symbol            | Parameter                                                                                         | Min. | Max. | unit |
|-------------------|---------------------------------------------------------------------------------------------------|------|------|------|
| V_DCDC_IN         | Input voltage of the internal DC/DC converter                                                     | -0.2 | 1.98 | V    |
|                   | Connect it to V_CORE to bypass the internal DC/DC                                                 |      |      |      |
| V_CORE,           | Supply voltage of baseband main core and RF LDO input                                             | -0.2 | 1.98 | V    |
| V_DCDC_OUT        | Output voltage of the internal DC/DC converter, connect it to V_CORE to bypass the internal DC/DC |      |      |      |
| VDD_IO            | VDD_IO_1.8V VIL                                                                                   | -0.2 | 0.6  | V    |
|                   | VIH                                                                                               | 1.2  | 1.88 |      |
| V_BCKP            | Supply voltage of backup domain and LDO_X inputs                                                  | -0.2 | 3.6  | V    |
| VDD_ANA,          | Supply voltage RF domain                                                                          | -0.2 | 0.99 | V    |
| VDD_LNA           |                                                                                                   |      |      |      |
| Vi                | Input voltage on XTAL_I                                                                           | -0.2 | 1.05 | V    |
| Vi <sub>ana</sub> | Input voltage on RTC_I                                                                            | -0.2 | 1.05 | V    |
| Vi <sub>dig</sub> | Input voltage on PIOO-18 and RESET_N                                                              | -0.2 | 3.6  | V    |
| P <sub>rfin</sub> | RF input power on LNA_IN                                                                          |      | +15  | dBm  |
| P <sub>tot</sub>  | Total power                                                                                       |      | 100  | mW   |
| T <sub>jun</sub>  | Junction temperature                                                                              | -40  | +125 | °C   |

### UC6226NIS-E310E2 DATASHEET

| Symbol | Parameter           | Min.  | Max. | unit |
|--------|---------------------|-------|------|------|
| Ts     | Storage temperature | -50   | +150 | °C   |
| ESD    | НВМ                 | -2000 | 2000 | V    |

## 7.2. Working Conditions

Table 7-2 QNF40 working conditions

| Symbol                          | Parameter                                                    | Min. | Typical | Мах. | unit |
|---------------------------------|--------------------------------------------------------------|------|---------|------|------|
| T <sub>amb</sub>                | Ambient temperature                                          | -30  | +25     | +85  | °C   |
| V_DCDC_IN <sup>7</sup>          | Connect to V_CORE<br>under DC/DC bypass<br>mode              | 1.2  | 1.8     | 1.98 | V    |
| V_CORE8                         | Supply voltage of<br>baseband main core<br>and RF LDO inputs | 1.2  | 1.8     | 1.98 | V    |
| VDD_IO <sup>9</sup>             | Supply voltage of I/O,<br>LDO_X and flash                    | 1.77 | 1.8     | 1.88 | V    |
| V_BCKP                          | Supply voltage of<br>backup domain and<br>LDO_X inputs       | 1.65 | 3.3     | 3.6  | V    |
| VDD_ANA <sup>10</sup> , VDD_LNA | Supply voltage of RF<br>domain                               | 0.65 | 0.7     | 0.75 | V    |
| F <sub>ref</sub>                | Reference clock                                              |      | 26      |      | MHz  |

<sup>&</sup>lt;sup>7</sup> In order to make sure the chip starts normally, V\_DCDC\_IN and VDD\_IO should be lower than 0.4V before starting up.

<sup>8</sup> Connect V\_DCDC\_IN and V\_DCDC\_OUT to V\_CORE

<sup>&</sup>lt;sup>9</sup> The voltage ripple should be within 50 mV, and the VDD\_IO in the table above does not include the ripple voltage.

 $<sup>^{10}\,</sup>$  In general, VDD\_ANA and VDD\_LNA should be powered by LDO\_RF\_OUT. If other design is required, please contact Unicore to obtain technical support.

### 7.2.1. DC Electrical Characteristics

Table 7-3 DC electrical characteristics

| Symbol                                    | Parameter                                                           | Min. | Typical | Max.           | unit | Condition        |
|-------------------------------------------|---------------------------------------------------------------------|------|---------|----------------|------|------------------|
| VDD_IO <sup>11</sup>                      | Supply voltage for PIOs<br>and input voltage for<br>LDO_F and LDO_X | 1.77 | 1.8     | 1.88           | V    | -30°C ~<br>+85°C |
| V_DCDC_IN                                 | Input voltage for DC/DC converter                                   | 1.2  | 1.8     | 1.98           | ٧    |                  |
| V_CORE<br>(Internal DC/DC is<br>not used) | Input voltage for<br>LDO_C and LDO_RF                               | 1.2  | 1.8     | 1.98           | V    |                  |
| V_BCKP                                    | Input voltage for<br>LDO_B and LDO_X<br>(backup mode)               | 1.65 | 3.3     | 3.6            | V    |                  |
| I <sub>LDO_X_OUT</sub>                    | LDO_X output current                                                |      |         | 5              | mA   |                  |
| LDO_X_OUT                                 | LDO_X output voltage<br>(With 26MHz TCXO)                           |      | -       | VDD_IO-<br>0.1 | V    |                  |
| LDO_RF_OUT <sup>12</sup>                  | LDO_RF output voltage                                               | 0.65 | 0.7     | 0.75           | ٧    |                  |
| LDO_F_OUT <sup>13</sup>                   | LDO_F output voltage =<br>VDD_IO input voltage –<br>100 mV          |      |         |                | V    |                  |
| LDO_C_OUT <sup>14</sup>                   | LDO_C output voltage                                                | 0.80 |         | 0.95           | ٧    |                  |
| VDD_ANA                                   | Power supply pin                                                    | 0.65 | 0.7     | 0.75           | ٧    |                  |
| VDD_LNA                                   | Power supply pin                                                    | 0.65 | 0.7     | 0.75           | ٧    |                  |
| I <sub>PPS</sub>                          | PPS Output Current <sup>15</sup>                                    |      |         | 4              | mA   |                  |

25

 $<sup>^{11}\,</sup>$  The voltage ripple should be within 50 mV, and the VDD\_IO in the table above does not include the ripple voltage.

 $<sup>^{\</sup>rm 12-13\,14}$  If external voltage supply is needed, please contact Unicore Communications, Inc.

<sup>15</sup> Without external resistor

## 7.2.2. Analog Parameters

Table 7-4 Analog parameters

| Symbol      | Parameter                                          | Condition                   | Min. | Typical | Max. | unit |
|-------------|----------------------------------------------------|-----------------------------|------|---------|------|------|
| RTC_Fxtal   | RTC crystal oscillator resonant frequency          |                             |      | 32768   |      | Hz   |
| RTC_T_start | RTC startup time                                   |                             | 0.2  | 1       | 2    | S    |
| RTC_losc    | 32.768 kHz OSC<br>current source                   |                             |      | 3       |      | μА   |
| RTC_Amp     | 32.768 kHz OSC<br>amplitude                        | ESR = 80 kΩ                 | 50   |         | 350  | mVpp |
| RTC_ESR     | 32.768 kHz Xtal<br>equivalent series<br>resistance |                             |      |         | 90   | kΩ   |
| RTC_CL      | RTC integrated load capacitance                    | ESR = 80 kΩ                 | 7    | 12.5    | 12.5 | pF   |
| RTC_Vil     | RTC low level input<br>voltage                     | Shared RTC oscillator input | 0.0  |         | 0.2  | V    |
| RTC_Vih     | RTC high level input<br>voltage                    | Shared RTC oscillator input | 0.7  |         | 0.9  | V    |

## 7.2.3. RF Parameters

Table 7-5 RF parameters

| Symbol | Parameter                | Condition                                                                                                                                     | Min. | Typical | Max. | unit |
|--------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|------|
| Fin    | Receiver input frequency |                                                                                                                                               | 1550 | 1575.42 | 1620 | MHz  |
| LNA_IN | LNA input impedance      | Require matching devices and DC blocking capacitors.  Matching device typical value: series inductance L = 7.5nH, ground capacitance C = 3pF. |      | 50      |      | Ω    |

| Symbol      | Parameter                           | Condition                                           | Min. | Typical | Max. | unit     |
|-------------|-------------------------------------|-----------------------------------------------------|------|---------|------|----------|
|             |                                     | The typical value of DC blocking capacitor is 47pF. |      |         |      |          |
| LNA_S11     | LNA input return loss               | 50Ω environment                                     |      | -10     |      | dB       |
| NFtot       | Receiver chain noise figure         | 50Ω environment                                     |      | 2.5     |      | dB       |
| Ext_Gain    | External gain before matching       | 50Ω environment                                     |      |         | 45   | dB       |
| TCXO_Freq   | TCXO frequency                      |                                                     |      | 26      |      | MHz      |
| TCXO_IN_Vpp | TCXO input peak-to-<br>peak voltage |                                                     | 0.3  | 0.6     | 1    | $V_{pp}$ |

### 7.2.4. Current Consumption

Table 7-6 Current consumption

| Symbol            | Parameter             | Condition             | Typical | unit |
|-------------------|-----------------------|-----------------------|---------|------|
| I <sub>BCKP</sub> | V_BCKP backup         | Retention RAM powered | 70      | μΑ   |
|                   | current using the RTC | (V_BCKP = 3.6V,       |         |      |
|                   | crystal               | VDD_IO = V_CORE = 0V) |         |      |

## 7.3. Reference Power Requirements

The table below lists examples of the total system supply current including RF and baseband section for a possible application.

Values listed below are provided for customer information only as an example of typical current requirements (the basic frequency of system is 66MHz). Values are characterized on samples – actual power requirements can vary depending on Firmware version used, external circuitry, number of SVs tracked, signal strength, type and time of start, duration, and conditions of test.

### UC6226NIS-E310E2 DATASHEET

Table 7-7 Reference power requirements

| Symbol              | Parameter                                               | Condition                                        | Typical  | unit |
|---------------------|---------------------------------------------------------|--------------------------------------------------|----------|------|
| I <sub>vdd_io</sub> | IO current                                              | V_CORE=0V                                        | 100@1.8V | uA   |
|                     |                                                         | No external peripherals                          |          |      |
| I <sub>V_CORE</sub> | V_CORE = 1.8 V                                          | Acquisition (GNSS dual mode)                     | 48       | mA   |
|                     | (the core domain<br>is powered by the<br>internal LDOs) | Tracking (GNSS dual mode, continuous tracking)   | 26       |      |
|                     |                                                         | Tracking (GNSS single mode, continuous tracking) | 24       |      |

GNSS dual mode, supports GPS+BDS or GPS+GLONASS dual-system joint positioning; GNSS single mode, supports GPS, BDS or GLONASS standalone positioning.

UC6226NIS-E2 operating current is related to firmware characteristics, including operating frequency, voltage, GNSS software strategy, etc. The above parameters are measured at 66MHZ system frequency. For further details, please refer to relevant test report.



## 8. Mechanical Specifications





| DESCRIPTION            |       | SYMBOL       | MILLIMETER   |      |      |
|------------------------|-------|--------------|--------------|------|------|
|                        |       |              | MIN          | NOM  | MAX  |
| TOTAL THICKNESS        |       | Α            | 0.70         | 0.75 | 0.80 |
| STAND OFF              |       | A1           | 0.00         |      | 0.05 |
| MOLD THICKNESS         |       | A2           | 0.50         | 0.55 | 0.60 |
| L/F THICKNESS          |       | A3           | 0.203 REF    |      |      |
| LEAD WIDTH             |       | ь            | 0.15         | 0.20 | 0.25 |
| BODY SIZE              | X     | D            | 4.90         | 5.00 | 5.10 |
| BUUT SIZE              | Υ     | E            | 4.90         | 5.00 | 5.10 |
| LEAD PITCH             |       | e            | 0.40 BSC     |      |      |
| EP SIZE                | X     | D1           | 3.65         | 3.70 | 3.75 |
| EP SIZE                | Υ     | E1           | 3.65         | 3.70 | 3.75 |
| LEAD LENGTH            |       | L            | 0.35         | 0.40 | 0.45 |
|                        | Toler | ance of form | and position | 1    |      |
| PACKAGE EDGE TOLERANCE |       | aaa          | 0.1          |      |      |
| MOLD FLATNESS          |       | bbb          | 0.1          |      |      |
| COPLANARITY            |       | ccc          | 0.08         |      |      |
| LEAD OFFSET            |       | ddd          | 0.1          |      |      |
| EXPOSED PAD OFFSET     |       | eee          | 0.1          |      |      |

Figure 8-1 QFN40 Mechanical Parameters



## 9. Reliability Test and Certificate

## 9.1. Reliability Test

UC6226NIS-E2 chips are qualified with appropriate JEDEC standards, e.g. JESD47 Stress-Test-Driven Qualification of Integrated Circuits.

### 9.2. Certificate

Products marked with lead-free symbol on the product label comply with the "Directive 2002/95/EC of the European Parliament and the Council on the Restriction of Use of certain Hazardous Substances in Electrical and Electronic Equipment". UC6226NIS-E2 chips are RoHS and REACH compliant.



## 10. Reflow Soldering

The reflow soldering temperature curve is recommended as shown in Figure 10-1 below (M705-GRN360 is recommended for solder paste).



Figure 10-1 Reflow Soldering Temperature Curve



## 11. Product Appearance and Packaging

## 11.1. Appearance



Figure 11-1 Product appearance

The appearance of UC6226NIS-E2 is shown in the above picture, the marking information may vary from customer order code, please follow the actual order.

### 11.2. Label



Figure 11-2 Product label description

Table 11-1 Specific description of product label

| Code   | Description                                         |
|--------|-----------------------------------------------------|
| UC6226 | Main model of product                               |
| N      | Package type code: N - QFN Package                  |
| 1      | Level: I - Industrial grade*                        |
| S      | Whether containing built-in Flash: S-Flash built-in |
|        |                                                     |

| Code | Description                |
|------|----------------------------|
| Е    | Internal code              |
| 310  | Internal code              |
| E2   | Efuse configuration number |
| 1731 | Production date            |

## 11.3. Packaging

UC6226NIS-E2 adopts tape packaging, QFN40 contains 3000 pieces in each package. The packaging is as follows:



Figure 11-3 UC6226NIS-E2 Tape packaging

Tape specifications are as follows:

- 1. 10-hole spacing cumulative tolerance is ± 0.20mm;
- 2. All dimension sizes meet EIA-481-C requirements;
- 3. Thickness: 0.3 ± 0.05mm

# Chapter 2

## 12. Ordering Codes

Table 12-1 Ordering Codes

| Order Number | Description                                                                                                                    |
|--------------|--------------------------------------------------------------------------------------------------------------------------------|
| UC6226NIS    | QFN40 package, industrial grade*, built-in Flash, supports firmware update.                                                    |
| -E310E2      | VDD_IO input voltage: $1.77V\sim1.88V^{16}$ , and the ambient temperature should be within $-30^{\circ}$ C to $+85^{\circ}$ C. |

 $<sup>^{16}\,</sup>$  The voltage ripple should be within 50 mV; this range of VDD\_IO does not include the ripple voltage.

### 和芯星通科技(北京)有限公司

### **Unicore Communications, Inc.**

北京市海淀区丰贤东路 7 号北斗星通大厦三层 F3, No.7, Fengxian East Road, Haidian, Beijing, P.R.China, 100094

www.unicorecomm.com

Phone: 86-10-69939800

Fax: 86-10-69939888

info@unicorecomm.com

